DocumentCode :
3668936
Title :
An efficient reconfigurable architecture by characterizing most frequent logic functions
Author :
Iman Ahmadpour;Behnam Khaleghi;Hossein Asadi
Author_Institution :
Department of Computer Engineering, Sharif University of Technology, Tehran, Iran
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
Generous flexibility of Look-Up Tables (LUTs) in implementing arbitrary functions comes with significant performance and area overheads compared with their Application-Specific Integrated Circuit (ASIC) equivalent. One approach to alleviate such overheads is to use less flexible logic elements capable to implement majority of logic functions. In this paper, we first investigate the most frequently used functions in standard benchmarks and then design a set of less-flexible but area-efficient logic cells, called Hard Logics (HL). Since higher input functions have diverse classes, we leverage Shannon decomposition to break them into smaller ones to either reduce the HL design space complexity or attain asymmetric low input functions. A heterogeneous LUT-HL architecture and a mapping scheme are also proposed to attain maximum logic resource usage. Experimental results on MCNC benchmarks demonstrate that the proposed architecture reduces area-delay product by 13% and 36% as compared to LUT4 and LUT6 based FPGAs, respectively. Considering the same area budget, our proposed architecture improves performance by 17% and 2% as compared to LUT4 and LUT6 based FPGAs.
Keywords :
"Delays","Benchmark testing","Table lookup","Silicon","Routing"
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2015 25th International Conference on
Type :
conf
DOI :
10.1109/FPL.2015.7293953
Filename :
7293953
Link To Document :
بازگشت