DocumentCode :
3668938
Title :
Synthesizable FPGA fabrics targetable by the Verilog-to-Routing (VTR) CAD flow
Author :
Jin Hee Kim;Jason H. Anderson
Author_Institution :
Dept. of Electrical and Computer Engineering, University of Toronto, ON, Canada
fYear :
2015
Firstpage :
1
Lastpage :
8
Abstract :
We consider implementing FPGAs using a standard cell design methodology, and present a framework for the automated generation of synthesizable FPGA fabrics. The open-source Verilog-to-Routing (VTR) FPGA architecture evaluation framework [1] is extended to generate synthesizable Verilog for its in-memory FPGA architectural device model. The Verilog can be synthesized into standard cells, placed and routed using an ASIC design flow. A second extension to VTR generates a configuration bitstream for the FPGA; that is, the bitstream configures the FPGA to realize a user-provided placed and routed design. The proposed framework and methodology opens the door to silicon implementation of a wide range of VTR-modelled FPGA fabrics. In an experimental study, area and timing-optimized FPGA implementations in 65nm TSMC standard cells are compared with a 65nm Altera commercial FPGA.
Keywords :
"Field programmable gate arrays","Microprocessors","Routing","Video recording","Hardware design languages","Table lookup"
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2015 25th International Conference on
Type :
conf
DOI :
10.1109/FPL.2015.7293955
Filename :
7293955
Link To Document :
بازگشت