• DocumentCode
    3668972
  • Title

    Scheduling-aware interconnect synthesis for FPGA-based Multi-Processor Systems-on-Chip

  • Author

    Edoardo Fusella;Alessandro Cilardo;Antonino Mazzeo

  • Author_Institution
    Department of Electrical Engineering and Information Technologies, University of Naples Federico II, via Claudio 21, 80125 Napoli, Italy
  • fYear
    2015
  • Firstpage
    1
  • Lastpage
    2
  • Abstract
    Multi-Processor System-on-Chip (MPSoC) applications can rely today on a very large spectrum of interconnection architectures determining various trade-offs between cost and performance. An automated methodology for optimizing FPGA-based MPSoC interconnect architectures is summarized in this poster paper. Based on the application communication requirements, the methodology concurrently defines the structure of the interconnect and the communication task scheduling, taking into account possible dependencies between tasks under given area constraints. The resulting architecture improves the level of communication parallelism while containing area and power costs.
  • Keywords
    "Topology","System-on-chip","Schedules","Integrated circuit interconnections","Field programmable gate arrays","Bridges","Parallel processing"
  • Publisher
    ieee
  • Conference_Titel
    Field Programmable Logic and Applications (FPL), 2015 25th International Conference on
  • Type

    conf

  • DOI
    10.1109/FPL.2015.7293989
  • Filename
    7293989