DocumentCode :
3668990
Title :
Mind the (synthesis) gap: Examining where academic FPGA tools lag behind industry
Author :
Eddie Hung
Author_Institution :
Department of Computing, Imperial College London, England
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Firstly, we present VTR-to-Bitstream v2.0, the latest version of our open-source toolchain that takes Verilog input and produces a packed, placed - and now routed -solution that can be programmed onto the Xilinx commercial FPGA architecture. Secondly, we apply this updated tool to measure the gap between academic and industrial FPGA tools by examining the quality of results at each of the three main compilation stages: synthesis, packing & placement, routing. Our findings indicate that the delay gap (according to Xilinx static timing analysis) for academic tools breaks down into a 31% degradation with synthesis, 10% with packing & placement, and 15% with routing. This leads us to believe that opportunities for improvement exist not only within VPR, but also in the front-end tools that lie upstream.
Keywords :
"Routing","Field programmable gate arrays","Hardware design languages","Video recording","Table lookup","Runtime","Timing"
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2015 25th International Conference on
Type :
conf
DOI :
10.1109/FPL.2015.7294007
Filename :
7294007
Link To Document :
بازگشت