• DocumentCode
    3670495
  • Title

    Clock synchronization technology based on FPGA

  • Author

    Chen Yong;Wu Hao;Tang Xiaofeng;Wu Wenbo

  • Author_Institution
    Laboratory of Automation, Bejing Oil Research Institute, Beijing, China
  • fYear
    2015
  • fDate
    6/1/2015 12:00:00 AM
  • Firstpage
    43
  • Lastpage
    46
  • Abstract
    To solve clock synchronization problem in distributed system, two hardware methods were introduced. External 1PPS clock was used to generate synchronized clock (S clock) in local frequency domain. In one method, 1PPS clock was directly tracked and locked by hardware logic, and then stimulates S clock immediately. 1PPS glitch and clock-lost problems in field were solved. In the other method, the multi-clocks mathematical models were built to correct 1PPS clock self-jitter. All the program were realized in one FPGA chip with NiosII soft CPU, which were pure physical layer synchronization style. Compared to traditional software solutions in the host computer, hardware clock synchronization can reach microseconds precision, and is more stable.
  • Keywords
    "Synchronization","Clocks","Crystals","Global Positioning System","Field programmable gate arrays","Receivers","Standards"
  • Publisher
    ieee
  • Conference_Titel
    Communication Software and Networks (ICCSN), 2015 IEEE International Conference on
  • Print_ISBN
    978-1-4799-1983-3
  • Type

    conf

  • DOI
    10.1109/ICCSN.2015.7296124
  • Filename
    7296124