DocumentCode
3671972
Title
Back Enhanced (BE) SOI pMOSFET
Author
Ricardo C. Rangel;Joao A. Martino
Author_Institution
LSI/PSI/USP, University of Sao Paulo, Brazil
fYear
2015
Firstpage
1
Lastpage
4
Abstract
We report for the first time the fabrication of Back Enhanced (BE) SOI pMOSFET. In this device, there is no doping step process like ion implantation, diffusion or other kind of doping for formation of source/drain or channel, and it is a planar device. The source/drain is enhanced (holes accumulated at back interface) by applying a high negative voltage at back gate (substrate). The front gate voltage should be enough to pinch off the channel. This device is very simple to fabricate, and thus allows many universities an opportunity to fabricate your own device for educational purposes. Moreover, this device has also interesting features like a threshold voltage modulate by back gate from negative to positive (resulting in enhanced and depletion mode operation), a subthreshold slope of 77mV/dec, body factor of 1.11 and ION/IOFF of 105. The BE SOI MOSFET parameter is compatible with other devices with the same operation principle, i.e. current flows near to back interface, but it is much easier to fabricate, using only tree photolithography steps.
Keywords
"Logic gates","Substrates","Large scale integration","FinFETs","Semiconductor device modeling"
Publisher
ieee
Conference_Titel
Microelectronics Technology and Devices (SBMicro), 2015 30th Symposium on
Type
conf
DOI
10.1109/SBMicro.2015.7298121
Filename
7298121
Link To Document