• DocumentCode
    3673779
  • Title

    FPGA autonomous logic analyzer using innovative BERC filter optimization

  • Author

    Aleodor Daniel Ioan;Mihael Cristian Ignat

  • Author_Institution
    Automatic Control and Applied Informatics Department, “
  • fYear
    2015
  • fDate
    6/1/2015 12:00:00 AM
  • Abstract
    In this work is presented a new hardware implementation of a high speed logic analyzer inside FPGA (Field Programmable Gate Array) chips that is fully autonomous by directly driving a VGA compatible computer monitor for multiple signals display. It can be used as a very low cost and real time testing instrument for both external hardware and internal FPGA designs. The implementation is optimized at schematic level by proposing an innovative solution called BERC (Begin-End-Reset-Cell) as hardware digital filter that eliminates any magnitude or equality comparators usually inferred from hardware description languages to decode the counters signals. This new technique is much more efficient because it reduces the combinatorial resources to a minimum, and it can be generalized for all kind of video interfaces.
  • Keywords
    "Radiation detectors","Flip-flops","Logic gates","Field programmable gate arrays","Hardware","Clocks","Digital filters"
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Computers and Artificial Intelligence (ECAI), 2015 7th International Conference on
  • Print_ISBN
    978-1-4673-6646-5
  • Type

    conf

  • DOI
    10.1109/ECAI.2015.7301150
  • Filename
    7301150