DocumentCode :
3674312
Title :
A deterministic aging simulator and an analog circuit sizing tool robust to aging phenomena
Author :
Engin Afacan;Gönenç Berkol;Günhan Dündar;Ali Emre Pusane;Faik Başkaya
Author_Institution :
Department of Electrical and Electronics Engineering, Bogazici University, Bebek, Istanbul, Turkey 34342
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Analog circuit sizing has become a very challenging process due to increased non-idealities for advanced technology nodes. Moreover, reliability of circuits has become a major concern, where process variations and aging phenomena have been substantially worsened in deep-sub-micron devices. Thereby, traditional circuit optimization tools have been replaced by more complicated ones, which take reliability and variability issues into account. Efficient variability analysis and yield-aware circuit synthesis have been studied for many years, and numerous solutions have been proposed in the literature. On the other hand, aging analysis is still quite problematic in terms of accuracy and efficiency; therefore, more reliable and effective tools have emerged, especially for design automation systems. This study proposes an efficient deterministic aging simulator and an aging-aware analog circuit sizing tool.
Keywords :
"Aging","Analog circuits","Reliability","Optimization","Transistors","Circuit synthesis","Integrated circuit modeling"
Publisher :
ieee
Conference_Titel :
Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD), 2015 International Conference on
Type :
conf
DOI :
10.1109/SMACD.2015.7301699
Filename :
7301699
Link To Document :
بازگشت