DocumentCode :
3674702
Title :
Using Dynamic Reconfiguration to Reduce the Area of a JPEG Decoder on FPGA
Author :
Tiago Rodrigues;Mário Véstias
Author_Institution :
Inst. Super. de Eng. de Lisboa, Inst. Politec. de Lisboa, Lisbon, Portugal
fYear :
2015
Firstpage :
65
Lastpage :
71
Abstract :
Partial dynamic reconfiguration of FPGAs can be used to implement complex applications using the concept of virtual hardware. In this work we have used partial dynamic reconfiguration to implement a JPEG decoder with reduced area. The image decoding process was adapted to be implemented on the FPGA fabric using this technique. The architecture was tested in a low cost ZYNQ-7020 FPGA that supports dynamic reconfiguration. The results show that the proposed solution needs only 40% of the resources utilized by a static implementation. The performance of the dynamic solution is about 9X slower than the static solution by trading-off internal resources of the FPGA. A throughput of 7 images per second is achievable with the proposed partial dynamic reconfiguration solution.
Keywords :
"Decoding","Random access memory","Transform coding","Field programmable gate arrays","Heuristic algorithms","Hardware","Streaming media"
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2015 Euromicro Conference on
Type :
conf
DOI :
10.1109/DSD.2015.31
Filename :
7302252
Link To Document :
بازگشت