• DocumentCode
    3674744
  • Title

    Sparse Matrix Multiplication on a Reconfigurable Many-Core Architecture

  • Author

    João Pinhão; José;Horácio ;Mário Véstias

  • Author_Institution
    Inst. Super. Tecnico, Univ. de Lisboa, Lisbon, Portugal
  • fYear
    2015
  • Firstpage
    330
  • Lastpage
    336
  • Abstract
    Sparse matrix-vector multiplication (SMVM) is a fundamental operation in many scientific and engineering applications. In many cases sparse matrices have thousands of rows and columns where most of the entries are zero, while non-zero data is spread over the matrix. This sparsity of data locality reduces the effectiveness of data cache in general-purpose processors quite reducing their performance efficiency when compared to what is achieved with dense matrix multiplication. In this paper, we propose a parallel processing solution for SMVM in a many-core architecture. The architecture is tested with known benchmarks using a ZYNQ-7020 FPGA. The architecture is scalable in the number of core elements and limited only by the available memory bandwidth. It achieves performance efficiencies up to almost 70% and better performances than previous FPGA designs.
  • Keywords
    "Program processors","Sparse matrices","Arrays","Indexes","Field programmable gate arrays","Bandwidth"
  • Publisher
    ieee
  • Conference_Titel
    Digital System Design (DSD), 2015 Euromicro Conference on
  • Type

    conf

  • DOI
    10.1109/DSD.2015.89
  • Filename
    7302293