DocumentCode :
3674787
Title :
An Analytic Approach on End-to-End Packet Error Rate Estimation for Network-on-Chip
Author :
Michael Vonbun;Stefan Wallentowitz;Andreas Oeldemann;Andreas Herkersdorf
Author_Institution :
Inst. for Integrated Syst., Tech. Univ. Munchen, Munich, Germany
fYear :
2015
Firstpage :
621
Lastpage :
628
Abstract :
Network-on-Chip (NoC) are well-established for scalable on-chip communication, but technology generations of 22~nm and below, as well as aggressive voltage scaling to reduce NoC power consumption, introduce new variability challenges resulting in errors on wires and registers. Based on the probabilities of single bit flips, this paper focuses on the expected end-to-end packet error probabilities in NoC. We investigate the influence of individual bit error probabilities, the number of hops between communication partners, as well as the packet size. To evaluate these parameters, we propose an analytic approach which abstracts technology details of NoC data transport entities, such as links and buffers, and models each entity as a binary symmetric channel (BSC). The proposed probabilistic approach obtains equations for system-level NoC reliability estimates which allow an evaluation without the necessity to deploy time-consuming simulations.
Keywords :
"Error probability","Mathematical model","Analytical models","Computational modeling","System-on-chip","Payloads"
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2015 Euromicro Conference on
Type :
conf
DOI :
10.1109/DSD.2015.82
Filename :
7302336
Link To Document :
بازگشت