DocumentCode :
3675123
Title :
Design and performance measurements of an FPGA accelerator for a 100Gbps wireless data link layer
Author :
Lukasz Lopacinski;Marcin Brzozowski;Rolf Kraemer;Joerg Nolte;Steffen Buechner
Author_Institution :
Brandenburg University of Technology, Cottbus, Germany
fYear :
2015
fDate :
5/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
1
Abstract :
To achieve 100Gbps wireless transmission, not only a very fast physical layer is required. The effort of the analog transceiver can be wasted due to the overhead induced by the higher network layers. Delays and latencies caused by a duplex switching can dramatically reduce the goodput of the link. In every microsecond of a delay, 12.5kB of the data transfer is wasted. Therefore, we need to extend the frame size, but that will lead to a higher packet error rate.
Publisher :
ieee
Conference_Titel :
Radio Science Conference (URSI AT-RASC), 2015 1st URSI Atlantic
Type :
conf
DOI :
10.1109/URSI-AT-RASC.2015.7302966
Filename :
7302966
Link To Document :
بازگشت