DocumentCode :
3677674
Title :
Towards a toolchain for assertion-driven test sequence generation
Author :
Laurence Pierre
Author_Institution :
TIMA Laboratory (Univ. Grenoble Alpes, CNRS) 46 Avenue Felix Viallet - 38031 Grenoble cedex - France
fYear :
2015
fDate :
7/7/1905 12:00:00 AM
Firstpage :
1
Lastpage :
8
Abstract :
Coverage is a major concern in simulation-based test and verification, but it usually addresses statements, conditions, or FSM transitions. The work reported here focuses on dynamic Assertion-Based Verification, which aims at checking that designs obey requirements formalized as temporal assertions. In that context, the selection of test sequences is related to coverage of the assertions activation conditions. This goal also differs from the one of usual ATPG methods (Automatic Test Pattern Generation), which target the production of test patterns designed to detect incorrect circuit behaviors and that are guided by fault models such as stuck-at faults. This paper describes a toolchain for the automatic construction of test sequence generators directed by specifications expressed as temporal assertions. It also sketches some experimental results and discusses some issues related to the diversity of alternative solutions.
Keywords :
"Generators","Logic gates","Data structures","Monitoring","Boolean functions","Algorithm design and analysis","Computational modeling"
Publisher :
ieee
Conference_Titel :
Specification and Design Languages (FDL), 2015 Forum on
ISSN :
1636-9874
Type :
conf
DOI :
10.1109/FDL.2015.7306354
Filename :
7306354
Link To Document :
بازگشت