DocumentCode :
3678698
Title :
Reduction of voltage drop and ripple in voltage multipliers
Author :
Se Hyun Park;Liran Katzir;Doron Shmilovitz
Author_Institution :
CHUNG-ANG UNIVERSITY 207dong 205ho, Chung-Ang Univ., Heukseok-dong, Dongjak-gu, Seoul, Korea
fYear :
2015
Firstpage :
1
Lastpage :
7
Abstract :
In this paper we present a novel topology for high voltage generation based on the widely used Half-Wave Cockcroft-Walton voltage multiplier. The proposed topology consists of several voltage multiplying sections fed separately at their inputs and whose output voltages are summated across the load. Using the proposed topology we can attain over m times higher voltage gain compared to the regular Half-Wave Cockcroft Walton voltage multiplier (m being the splitting level), while significantly reducing the output ripple. The theory is supported by simulations and experiments.
Keywords :
"Topology","Power transformers","Capacitance","Power capacitors","Electronic mail","Impedance"
Publisher :
ieee
Conference_Titel :
Power Electronics and Applications (EPE´15 ECCE-Europe), 2015 17th European Conference on
Type :
conf
DOI :
10.1109/EPE.2015.7309074
Filename :
7309074
Link To Document :
بازگشت