DocumentCode :
3679084
Title :
A Fine-Grained, Uniform, Energy-Efficient Delay Element for FD-SOI Technologies
Author :
Ajay Singhvi;Matheus T. Moreira;Ramy N. Tadros;Ney L. V. Calazans;Peter A. Beerel
Author_Institution :
Birla Inst. of Technol. &
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
27
Lastpage :
32
Abstract :
Contemporary digitally controlled delay elements trade off power overheads and delay quantization error. This paper proposes a new delay element that provides a balanced design that yields low power with low delay quantization error. The proposed element has a quasi linear delay characteristic, with uniform delay differences between adjacent code words. The element employs and leverages the advantages offered by a 28nm FD-SOI technology, using its back body biasing feature to add an extra dimension to its programmability. To do so, a novel generic delay shift block is proposed, which enables incorporating both fine and coarse delays in a single delay element that can be easily integrated into digital systems, an advantage over hybrid delay elements that rely on analog design.
Keywords :
"Delays","Inverters","Transistors","Logic gates","Power demand","Capacitance"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.113
Filename :
7309533
Link To Document :
بازگشت