DocumentCode :
3679107
Title :
A TMR Strategy with Enhanced Dependability Features Based on a Partial Reconfiguration Flow
Author :
Victor M. Gonçalves ;Paulo R. C. Villa;Horácio C. C. ;Eduardo Augusto Bezerra
Author_Institution :
Dept. of Electr. Eng., Fed. Univ. of Santa Catarina, Florianopolis, Brazil
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
161
Lastpage :
166
Abstract :
Reliability is an important concern in many Field Programmable Gate Array (FPGA) based designs, mainly in applications which must be free of faults, and need to be available for long periods of time. Triple Modular Redundancy (TMR) is a well known approach for a system to tolerate possible faults, but a permanent fault in the TMR hardware may diminish the redundancy advantage. In this paper, we present a low cost solution to improve some dependability figures of a TMR system. The methodology comprises a design flow, which is used in the implementation of the proposed Partial Bit stream for Multiple Partitions (PB4MP) mechanism. The strategy allows modules´s relocation in different Reconfigurable Partitions (RPs) using only one bit stream per module, enabling fault prevention and fault removal (recovery) actions. The results show that with a minor increase in the digital design configuration memory, it is possible to improve considerably the TMR availability, reliability and maintainability.
Keywords :
"Field programmable gate arrays","Tunneling magnetoresistance","Routing","Memory management","Hardware","Clocks","Reliability"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.84
Filename :
7309556
Link To Document :
بازگشت