DocumentCode :
3679108
Title :
Low-Power and Low-Variability Programmable Delay Element and Its Application to Post-Silicon Skew Tuning
Author :
Daijiro Murooka;Yu Zhang;Qing Dong;Shigetoshi Nakatake
Author_Institution :
Dept. of Inf. &
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
167
Lastpage :
171
Abstract :
The post-silicon tuning introducing programmable delay elements (PDEs) to mitigate the manufacturing variability on the delay is promising. This work presents a novel PDE based on the channel-length decomposition, and reveals that it contributes to the low-power and low-variability comparing with a conventional inverter-chain-type. In addition, in a model of a clock tree along with the PDEs, we propose a mechanism for post-silicon tuning of a skew between a pair of flip-flops by a multilevel DLL employing our PDEs of multiple delay steps. In experiments, our proposed mechanism provides a high tunability even under the variability of PDE itself. Furthermore, we demonstrate our mechanism can be used for various clock systems by easy extensions.
Keywords :
"Partial discharges","Delays","Clocks","Tuning","Transistors","Manufacturing"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.91
Filename :
7309557
Link To Document :
بازگشت