DocumentCode :
3679136
Title :
Hybrid STT/CMOS Design of an Interrupt Based Instant On/Off Mechanism for Low-Power SoC
Author :
Christophe Layer;Kotb Jabeur;Laurent Becker; Diény;Stéphane ;Virgile Javerliac;Pierre Paoli;Fabrice Bernard-Granger
Author_Institution :
SPINTEC, Univ. Grenoble Alpes, Grenoble, France
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
315
Lastpage :
320
Abstract :
This paper describes the design and the evaluation of a low-power System-on-Chip (SoC) in an advanced hybrid 40nm magnetic/CMOS technology node. Without external memory interface, the processor of the SoC benefits from a privileged access to the embedded NVM (Non-Volatile Memory), providing means for internal data storage and integrity thanks to its inherent non-volatility. Furthermore, a method based on an IRQ (Interrupt Request) controls the instant-on/off features of the SoC at assembler level through the use of NVM elements and improves the whole system in terms of power consumption and functionality enhancements, compared to an equivalent system relying on standard volatile memory blocks only. We discuss our simulation results on the basis of still image compression benchmarks at various data throughputs and show the benefits of NVM even for rather computation intensive algorithms.
Keywords :
"Magnetic tunneling","CMOS integrated circuits","Random access memory","Nonvolatile memory","System-on-chip","Semiconductor device modeling","Layout"
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type :
conf
DOI :
10.1109/ISVLSI.2015.7
Filename :
7309586
Link To Document :
بازگشت