Title :
On the Design of a Fault Tolerant Ripple-Carry Adder with Controllable-Polarity Transistors
Author :
H. Ghasemzadeh;P. E. Gaillardon;J. Zhang;G. De Micheli;E. Sanchez;M. Sonza Reorda
Author_Institution :
Integrated Syst. Lab., Ecole Polytech. Fed. de Lausanne, Lausanne, Switzerland
fDate :
7/1/2015 12:00:00 AM
Abstract :
This paper first explores the effects of faults on circuits implemented with controllable-polarity transistors. We propose a new fault model that suits the characteristics of these devices, and report the results of a SPICE-based analysis of the effects of faults on the behavior of some basic gates implemented with them. Hence, we show that the considered devices are able to intrinsically tolerate a rather high number of faults. We finally exploit this property to build a robust and scalable adder whose area, performance and leakage power characteristics are improved by 15%, 18% and 12%, respectively, when compared to an equivalent Fin FET solution at 22-nm technology node.
Keywords :
"Circuit faults","Logic gates","Adders","Transistors","Integrated circuit modeling","Fault tolerance","Fault tolerant systems"
Conference_Titel :
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
DOI :
10.1109/ISVLSI.2015.13