DocumentCode :
3682304
Title :
A 19.2-mW, 81.6-dB SNDR, 4-MHz bandwidth delta-sigma modulator with shifted loop delays
Author :
Xin Meng;Jinzhou Cao;Tao He;Yi Zhang;Gabor C. Temes;Mitsuru Aniya;Kazuki Sobue;Koichi Hamashita
Author_Institution :
EECS, Oregon State University, Corvallis, USA
fYear :
2015
Firstpage :
221
Lastpage :
224
Abstract :
A third-order switched-capacitor low-distortion delta-sigma ADC with shifted loop delays (SLD) is described, and its performance is discussed. It can relax the speed requirements of the quantizer and the dynamic element matching (DEM) block, and eliminate the last stage adder. An implemented 0.18 um CMOS prototype with the proposed architecture provided 81.6 dB SNDR, 81.8 dB dynamic range, and -95.6 dB THD in a signal bandwidth of 4 MHz. It dissipates 19.2 mW with a 1.6 V power supply. The conventional low-distortion ADC was also implemented on the same chip for comparison. The new circuit has superior performance, and dissipates 25% less power (19.2 mW vs. 24.9 mW) than the conventional one. The figure-of-merit for the ADC with SLD is among the best reported for wideband discrete-time ADCs, and is almost 40% better than that of the conventional ADC.
Keywords :
"Modulation","Superluminescent diodes","Bandwidth","Delays","Quantization (signal)","CMOS integrated circuits","Dynamic range"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313867
Filename :
7313867
Link To Document :
بازگشت