Title :
120V/ns output slew rate enhancement technique and high voltage clamping circuit in high integrated gate driver for power GaN FETs
Author :
Hsiang-An Yang;Chao-Chang Chiu;Shin-Chi Lai;Jui-Lung Chen;Chih-Wei Chang;Che-Hao Meng;Ke-Horng Chen;Chin-Long Wey;Ying-Hsi Lin;Chao-Cheng Lee;Jian-Ru Lin;Tsung-Yen Tsai;Hsin-Yu Luo
Author_Institution :
National Chiao Tung University, Hsinchu, Taiwan
Abstract :
High power density is a key point that power converters endeavor to pursue. However, it is rare that gate driver of power converter can switch under high supply voltage with a fast operation frequency. In this paper, a half-bridge driver with the slew rate enhancement (SRE) technique is proposed and its switching frequency can be increased to 25MHz under a 700V supply voltage. Besides, the proposed high voltage clamping circuit ensures all circuits operating in a safe region without any overvoltage problems in the bootstrap operation. With specifically developed high voltage high speed (HVHS) process, high-side and low-side circuits can be well shielded by the isolation well which is embedded in the level shifter device to minimize chip size.
Keywords :
"Gallium nitride","Switching frequency","Bridge circuits","Clamps","Voltage control","Switches","Logic gates"
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
Print_ISBN :
978-1-4673-7470-5
DOI :
10.1109/ESSCIRC.2015.7313884