DocumentCode :
3682327
Title :
A 66 dB SNDR pipelined split-ADC using class-AB residue amplifier with analog gain correction
Author :
Md Shakil Akter;Rohan Sehgal;Frank van der Goes;Klaas Bult
Author_Institution :
Broadcom, Bunnik, the Netherlands
fYear :
2015
Firstpage :
315
Lastpage :
318
Abstract :
This paper proposes a class-AB residue amplifier topology that significantly improves the power efficiency of residue amplification. Due to its inherent high linearity, the amplifier can be allowed to have a reduced settling to further enhance its power efficiency while still maintaining the required linearity performance. Moreover, it enables an efficient way of correcting gain errors in the analog domain by simply tuning the bias current, without requiring any additional analog power. The digital power for calibration also becomes negligible, since the detection of gain errors can be done digitally at a slow rate. The calibration of the prototype pipelined split-ADC in a 40nm CMOS reaches convergence in only 12×103 clock cycles. The ADC achieves more than 10.3b ENOB near Nyquist input up to 106 MS/s clock speed. At 53 MS/s clock with close to Nyquist-frequency input, the ADC demonstrates an SNDR and SFDR of 66 dB and 77.3 dB respectively while consuming 9 mW of power, of which the residue amplifiers consume only 0.83 mW.
Keywords :
"Calibration","Clocks","Capacitors","Linearity","Gain","Noise","Convergence"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313890
Filename :
7313890
Link To Document :
بازگشت