DocumentCode
3687315
Title
FPGA implementation of modular architecture for packet classification using field split algorithm
Author
Mangesh Meshram;Sandeep Kakde;Yogesh Suryawanshi;Yeshwant Deodhe
Author_Institution
Yeshwantrao Chavan College of Engineering, An Autonomous Institution Affiliated to RTM Nagpur University, India
fYear
2015
fDate
4/1/2015 12:00:00 AM
Firstpage
1098
Lastpage
1101
Abstract
Packet classification has proved to be an important challenge in network processing. It requires comparing each packet with rules and forwarding the packet according to the highest priority matching rule. The criteria are comprised of a set of rules that specify the content of specific packet header fields to either software or hardware. Packet classification is widely used as a core function for various applications in networking. So increase demands in throughput and reduce latency. Also the performance of today´s packet classification solutions depends on the rule sets. In this paper, we propose a modular Bit-Vector (BV) based architecture to perform high-speed packet classification on Field Programmable Gate Array (FPGA) Matching packets with some predefined rules using XillinxISE13.2 software.
Keywords
"Classification algorithms","Throughput","Yttrium","Hardware","Quality of service","Logic gates","Table lookup"
Publisher
ieee
Conference_Titel
Communications and Signal Processing (ICCSP), 2015 International Conference on
Type
conf
DOI
10.1109/ICCSP.2015.7322672
Filename
7322672
Link To Document