DocumentCode :
3687415
Title :
A parallel architecture for efficient reverse converter using Chinese remainder theorem
Author :
Vivek Pralhadrao Sahare;S. V. Rathkanthiwar
Author_Institution :
Department of Electronics Engineering from Yeshwantrao Chavan College of Engineering , an autonomous institute affiliated to Rashtrasant Tukadoji Maharaj Nagpur University, maharashtra India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
1535
Lastpage :
1538
Abstract :
In this paper, we introduced a two level architecture for designing a residue to binary number system converter with a four moduli set that will use Chinese remainder theorem and new Chinese remainder theorem-I algorithms. The multilevel design will help to improve the performance of residue to binary converter. The conversion delay and hardware complexity of proposed residue to binary converter is further reduced by replacing the carry select adder by modified carry select adder with less delay and hardware requirement.
Keywords :
"Hardware","Complexity theory","Artificial intelligence","Delays","Adders","Yttrium"
Publisher :
ieee
Conference_Titel :
Communications and Signal Processing (ICCSP), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCSP.2015.7322773
Filename :
7322773
Link To Document :
بازگشت