DocumentCode :
3688496
Title :
FPGA based combinatorial architecture for parallelizing RRT
Author :
Gurshaant Singh Malik;Krishna Gupta;K Madhava Krishna;Shubhajit Roy Chowdhury
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
Complex tasks are often handled through software implementation in combination with high performance processors. Taking advantage of hardware parallelism, FPGA is breaking the paradigm by accomplishing more per clock cycle with closely matched application requirements. With the aim to minimise computation delay with increase in map´s size and geometric constraints, we present the FPGA based combinatorial architecture that allows multiple RRTs to work together to achieve accelerated, uniform exploration of the map. We also analyse our architecture against hardware implementation of other scalable RRT methods for motion planning. We observe notable furtherance of acceleration capabilities with the proposed architecture delivering a minimum 3X gain over the other implementations while maintaining uniformity in exploration.
Keywords :
"Field programmable gate arrays","Computer architecture","Acceleration","Hardware","Robots","Collision avoidance","Space exploration"
Publisher :
ieee
Conference_Titel :
Mobile Robots (ECMR), 2015 European Conference on
Type :
conf
DOI :
10.1109/ECMR.2015.7324211
Filename :
7324211
Link To Document :
بازگشت