DocumentCode :
3688832
Title :
Scheduling instruction effects for a statically pipelined processor
Author :
B. Davis;R. Baird;P. Gavin;M. Själander;I. Finlayson;F. Rasapour;G. Cook;G.-R. Uh;D. Whalley;G. Tyson
Author_Institution :
Florida State University, Tallahassee, USA
fYear :
2015
Firstpage :
167
Lastpage :
176
Abstract :
Statically pipelined processors have a fully exposed datapath where all portions of the pipeline are directly controlled by effects within an instruction, which simplifies hardware and enables a new level of compiler optimizations. This paper describes an effect scheduling strategy to aggressively compact instructions, which has a critical impact on code size and performance. Unique scheduling challenges include more frequent name dependences and fewer renaming opportunities due to static pipeline (SP) registers being dedicated for specific operations. We also realized the SP in a hardware implementation language (VHDL) to evaluate the real energy benefits. Despite the compiler challenges, we achieve performance, code size, and energy improvements compared to a conventional MIPS processor.
Keywords :
"Registers","Pipelines","Processor scheduling","Radio frequency","Encoding","Process control","Hardware"
Publisher :
ieee
Conference_Titel :
Compilers, Architecture and Synthesis for Embedded Systems (CASES), 2015 International Conference on
Type :
conf
DOI :
10.1109/CASES.2015.7324557
Filename :
7324557
Link To Document :
بازگشت