DocumentCode :
3689025
Title :
Statistical simulations of 6T-SRAM cell ageing using a reliability aware simulation flow
Author :
Razaidi Hussin;Louis Gerrer;Jie Ding;Liping Wang;Salvatore M. Amoroso;Binjie Cheng;Dave Reid;Pieter Weckx;Marco Simicic;Jacopo Franco;Annelies Vanderheyden;Danielle Vanhaeren;Naoto Horiguchi;Ben Kaczer;Asen Asenov
Author_Institution :
Device Modelling Group, University of Glasgow, G12 8LT, Glasgow, UK
fYear :
2015
Firstpage :
238
Lastpage :
241
Abstract :
This work present the last development of a statistical reliability aware simulation flow from transistors to circuits. A TCAD calibration methodology based on statistical measurement of a 60nm bulk MOSFET is presented. Statistical compact models of fresh and aged transistors are extracted form large ensembles of TCAD simulations results. Compact models representing intermediate stages of degradation, not captured in the TCAD simulations, are interpolated using a proprietary compact model generator. Statistical simulations results for a 6T-SRAM cell aging are presented following various aging scenario for both static noise margin and intrinsic write time.
Keywords :
"Degradation","MOS devices","Integrated circuit modeling","Transistors","Threshold voltage","Semiconductor process modeling","Aging"
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference (ESSDERC), 2015 45th European
ISSN :
1930-8876
Print_ISBN :
978-1-4673-7133-9
Electronic_ISBN :
2378-6558
Type :
conf
DOI :
10.1109/ESSDERC.2015.7324758
Filename :
7324758
Link To Document :
بازگشت