DocumentCode :
3694098
Title :
A single-VDD ultra-low energy sub-threshold FPGA
Author :
Rajsaktish Sankaranarayanan;Matthew R. Guthaus
Author_Institution :
Department of Computer Engineering, University of California Santa Cruz, 95064, USA
fYear :
2012
Firstpage :
219
Lastpage :
224
Abstract :
Sub-threshold operation in CMOS has in recent years become an accepted ultra-low power solution. However, many low-volume applications cannot afford to produce custom silicon. An FPGA, which delivers the flexibility of programming and yet consumes ultra-low power by way of sub-threshold operation, can fill this gap. In this work we propose a single-VDD sub-threshold FPGA, map a benchmark circuit application to it and analyze the resulting fabric from various standpoints. The constituent blocks functionally work down to 110mV and the ISCAS benchmark mapped onto the fabric has a minimum energy point around 200mV while consuming 8pJ/operation. These results serve as the foundation to further investigate energy efficiency in the context of sub-threshold operation and identify limits of scale, impact of design styles and achievable performance.
Keywords :
"Handheld computers","Field programmable gate arrays","Indium phosphide","III-V semiconductor materials"
Publisher :
ieee
Conference_Titel :
VLSI and System-on-Chip, 2012 (VLSI-SoC), IEEE/IFIP 20th International Conference on
Print_ISBN :
978-1-4673-2658-2
Type :
conf
DOI :
10.1109/VLSI-SoC.2012.7332104
Filename :
7332104
Link To Document :
بازگشت