DocumentCode :
3694109
Title :
FPGA power reduction by guarded evaluation considering physical information
Author :
Chirag Ravishankar;Andrew Kennings;Jason Anderson
Author_Institution :
Electrical and Computer Engineering, University of Waterloo, Canada
fYear :
2012
Firstpage :
271
Lastpage :
274
Abstract :
We reconsider guarded evaluation as a means to reduce FPGA dynamic power consumption. We augment and evaluate guarded evaluation as proposed in [1] after different stages of the FPGA CAD flow. Guarding later in the flow provides more feedback to the algorithm and yields a more effective cost-benefit analysis of newly added signals. Numerical results show that guarding later in the flow yields slightly less power savings versus guarding after technology mapping. However, fewer guards are inserted which results in fewer netlist changes and less impact on routing resource usage.
Keywords :
"Routing","Table lookup","Field programmable gate arrays","Switches","Design automation","Delays","Power demand"
Publisher :
ieee
Conference_Titel :
VLSI and System-on-Chip, 2012 (VLSI-SoC), IEEE/IFIP 20th International Conference on
Print_ISBN :
978-1-4673-2658-2
Type :
conf
DOI :
10.1109/VLSI-SoC.2012.7332115
Filename :
7332115
Link To Document :
بازگشت