DocumentCode
3697072
Title
Real-Time Memory Controller for Embedded Multi-core System
Author
Ahmed S. S. Mohamed;Ali A. El-Moursy;Hossam A. H. Fahmy
Author_Institution
Electron. &
fYear
2015
Firstpage
839
Lastpage
842
Abstract
Nowadays modern chip multi-cores (CMPs) become more demanding because of their high performance especially in real-time embedded systems. On the other side, bounded latencies has become vital to guarantee high performance and fairness for applications running on CMPs cores. We propose a new memory controller that prioritizes and assigns defined quotas for cores within unified epoch (MCES). Our approach works on variety of generations of double data rate DRAM(DDR DRAM). MCES is able to achieve an overall performance reached 35% for 4 cores system.
Keywords
"Random access memory","Real-time systems","Multicore processing","Interference","Arrays","Time factors","Scheduling"
Publisher
ieee
Conference_Titel
High Performance Computing and Communications (HPCC), 2015 IEEE 7th International Symposium on Cyberspace Safety and Security (CSS), 2015 IEEE 12th International Conferen on Embedded Software and Systems (ICESS), 2015 IEEE 17th International Conference on
Type
conf
DOI
10.1109/HPCC-CSS-ICESS.2015.133
Filename
7336266
Link To Document