DocumentCode :
3697866
Title :
A 54–84 GHz CMOS SPST switch with 35 dB isolation
Author :
Ran Shu;Adrian Tang;Brian Drouin;Qun Jane Gu
Author_Institution :
High Speed Integrated Circuits and Systems Lab, University of California, Davis, USA
fYear :
2015
fDate :
5/1/2015 12:00:00 AM
Firstpage :
15
Lastpage :
18
Abstract :
This paper presents a hybrid design based, CMOS millimeter-wave (mm-wave) single-polar single-throw (SPST) switch. The circuit design starts from the analysis and optimization of a distributed structure, while implemented using coupled lump elements for performance improvement and area-efficient layout. Moreover, a specific bias scheme is used to further decrease insertion loss by more than 0.5 dB. This SPST switch achieves higher than 35 dB isolation over an ultra-wide frequency range, from 54 GHz to 84 GHz, a minimum 1.7 dB insertion loss, and <−10 dB return loss with 0.012 mm2 chip area in 65 nm CMOS. This design achieves more than 10 dB enhancement of isolation by comparing with state-of-the-arts while maintaining similar insertion loss.
Keywords :
"Insertion loss","Switches","Transistors","Switching circuits","CMOS integrated circuits","Couplings","CMOS technology"
Publisher :
ieee
Conference_Titel :
Radio Frequency Integrated Circuits Symposium (RFIC), 2015 IEEE
Type :
conf
DOI :
10.1109/RFIC.2015.7337693
Filename :
7337693
Link To Document :
بازگشت