Title :
A time-interleaved multi-mode ΔΣ RF-DAC for direct digital-to-RF synthesis
Author :
Jamin J. McCue;Brian Dupaix;Lucas Duncan;Vipul J. Patel;Tony Quach;Waleed Khalil
Author_Institution :
The Electroscience Lab, The Ohio State University, USA
fDate :
5/1/2015 12:00:00 AM
Abstract :
A multi-mode delta-sigma (ΔΣ) RF digital-to-analog converter (RF-DAC) is proposed for direct digital-to-RF synthesis. Unlike embedded-mixer ΔΣ RF-DACs which require analog I/Q combining and precise alignment of the local oscillator (LO) and data clock, the proposed circuit is fully digital with only one clock frequency (fS). This architecture eliminates the need for a widely-tuned LO by reconfiguring the ΔΣ modulator (DSM) for a variety of output frequencies, thus making it suitable for software-defined radio. Both a band-pass (BP) and high-pass (HP) DSM are used to synthesize signals at fS/4, fS/2, or 3fS/4. Interleaving is used to reject the first DAC image, doubling the usable bandwidth of the HP DSM while reducing reconstruction filter requirements. The proposed RF-DAC is implemented in 130 nm SiGe BiCMOS. With an fS of 2 GHz, the 0.18 mm2 RF-DAC core consumes 55 mW with output powers of −4.5 dBm, −7.5 dBm, and −13.8 dBm at 0.5 GHz, 1 GHz, and 1.5 GHz, respectively. For the HP DSM, a signal-to-image rejection ratio (SIRR) of 72 dB, an SNR of 54.5 dB over a 50 MHz bandwidth, and an in-band SFDR of 58.5 dB are demonstrated.
Keywords :
"Clocks","Frequency modulation","Bandwidth","Radio frequency","Baseband","Silicon germanium"
Conference_Titel :
Radio Frequency Integrated Circuits Symposium (RFIC), 2015 IEEE
DOI :
10.1109/RFIC.2015.7337715