DocumentCode :
3698506
Title :
Arria™ 10 device architecture
Author :
Jeffrey Tyhach;Mike Hutton;Sean Atsatt;Arifur Rahman;Brad Vest;David Lewis;Martin Langhammer;Sergey Shumarayev;Tim Hoang;Allen Chan;Dong-Myung Choi;Dan Oh;Hae-Chang Lee;Jack Chui;Ket Chiew Sia;Edwin Kok;Wei-Yee Koay;Boon-Jin Ang
Author_Institution :
Altera Corporation, San Jose, CA 95134, USA
fYear :
2015
Firstpage :
1
Lastpage :
8
Abstract :
This paper presents the architecture of Arria 10, a high-density FPGA family built on the TSMC 20SOC process. The design of the device includes an embedded dual-core 1.5 GHz ARM A9 subsystem with peripherals, more than 1M logic elements (LEs) and 1.7M user flip-flops, and 64Mb of embedded memory organized into configurable memory blocks. The Arria 10 family is also the first mainstream FPGA family to include hardened single-precision IEEE 754 floating point, with an aggregate throughput of 1.3 TFLOPs. Device I/O consists of 28G programmable transceivers with an enhanced PMA architecture hardened PCIe sub-blocks and hardened DDR external memory controllers. New methods for digitally-assisted analog calibration are used to address process variation. The fabric is optimized for an aggressive die-size reduction and power improvement over 28nm FPGAs and includes features such as time-borrowing FFs for micro-retiming, tri-stated long-lines for improved routability, programmable back-bias at LAB-cluster granularity and power-management features such as Smart-VID for balancing leakage and performance across the process distribution.
Keywords :
"Field programmable gate arrays","Digital signal processing","Routing","Transceivers","Fabrics","Wires","Table lookup"
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2015 IEEE
Type :
conf
DOI :
10.1109/CICC.2015.7338368
Filename :
7338368
Link To Document :
بازگشت