DocumentCode :
3698596
Title :
A 14-bit 0.17mm2 SAR ADC in 0.13μm CMOS for high precision nerve recording
Author :
Anh Tuan Nguyen;Jian Xu;Zhi Yang
Author_Institution :
Department of Electrical &
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a high-resolution, area- and power-efficient successive approximate register (SAR) analog-to-digital converter (ADC) for high precision nerve recording. The design features a new “half-split” feedback digital-to-analog converter (DAC) capacitor array with integrated digital calibrations, which allow automatic estimation and calibration of capacitor mismatches. As a result, the SAR ADC precision can be substantially improved given the constraints on circuits area and power consumption. The design has been fabricated in a 0.13μm CMOS process with a core area of 0.17mm2 (280μm×620μm). When measured at 40kSample/s, the ADC consumes 10μW of power and achieves a 72.7dB signal-to-noise-plus-distortion ratio (SNDR) and a 92.1dB spurious free dynamic range (SFDR) over the Nyquist bandwidth. Compared with the noncalibrated ADC, the proposed methods provide the improvements on SNDR, SFDR, and nonlinearity by 12.6dB, 22.7dB, and 4–6 times, respectively.
Keywords :
"Capacitors","Calibration","Arrays","Estimation","System-on-chip","Power demand","Error analysis"
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2015 IEEE
Type :
conf
DOI :
10.1109/CICC.2015.7338460
Filename :
7338460
Link To Document :
بازگشت