DocumentCode :
3699107
Title :
Parametric hierarchical mesh interconnected structure for Network-on-Chip
Author :
Yuhan Zhou;Gang Jian;Guodong Han
Author_Institution :
National Digital Switching System Engineering &
fYear :
2015
Firstpage :
193
Lastpage :
197
Abstract :
With the integration of cores increasing, the on-chip-network (NoC) latency and the throughput are getting worse in traditional structures. This paper proposed a novel parameter-based on the hierarchical mesh interconnected NoC (PHMNoC) to improve the integration and performance. We use structural parameters and cross-layer threshold parameter to achieve scalability for different system size and balance traffic load among layers respectively. Experimental results demonstrated that PHMNoC had lower latency and higher throughput than conventional 2D mesh and hierarchical NoC such as Concentrated-Mesh and Cluster-Hierarchical-Mesh in different size systems, while the increasement of resources overhead was modest.
Keywords :
"Topology","Throughput","Network topology","Telecommunication traffic","Traffic control","Complexity theory","Routing"
Publisher :
ieee
Conference_Titel :
Software Engineering and Service Science (ICSESS), 2015 6th IEEE International Conference on
ISSN :
2327-0586
Print_ISBN :
978-1-4799-8352-0
Electronic_ISBN :
2327-0594
Type :
conf
DOI :
10.1109/ICSESS.2015.7339035
Filename :
7339035
Link To Document :
بازگشت