• DocumentCode
    3703743
  • Title

    LDPC decoder architecture for DVB-S2 and DVB-S2X standards

  • Author

    C?dric Marchand;Emmanuel Boutillon

  • Author_Institution
    Universit? de Bretagne Sud, Lab-STICC (UMR 6285), Lorient, France
  • fYear
    2015
  • Firstpage
    1
  • Lastpage
    5
  • Abstract
    A particular type of conflict due to multiple-diagonal sub-matrices in the DVB-S2 parity-check matrices is known to complicate the implementation of the layered decoder architecture. The new matrices proposed in DVB-S2X no longer use such sub-matrices. For implementing a decoder compliant both with DVB-S2 and DVB-S2X, we propose an elegant solution which overcomes these conflicts. The solution relye on an efficient write disable of the memories, allowing a straightforward implementation of layered LDPC decoders. The complexity and latency are further reduced by eliminating one barrel shifter. Compared with the existing solutions, complexity is reduced without performance degradation.
  • Keywords
    "Decoding","Standards","Parallel processing","Random access memory","Degradation","Delta-sigma modulation","Computer architecture"
  • Publisher
    ieee
  • Conference_Titel
    Signal Processing Systems (SiPS), 2015 IEEE Workshop on
  • Type

    conf

  • DOI
    10.1109/SiPS.2015.7345034
  • Filename
    7345034