DocumentCode :
3705538
Title :
VLSI architecture design and implementation of a LDPC encoder for the IEEE 802.22 WRAN standard
Author :
Nelson Alves Ferreira Neto;Joaquim Ranyere S. de Oliveira;Wagner Luiz A. de Oliveira;Jo?o Carlos N. Bittencourt
Author_Institution :
Universidade Federal da Bahia e, Laborat?rio de Sistemas Integr?veis e Tecnol?gicos, Salvador, Bahia, Brazil
fYear :
2015
Firstpage :
71
Lastpage :
76
Abstract :
This paper presents two architectures for the Low Density Parity Check (LDPC) encoder, the first one based on a fully serial approach and the second one in a mixed way, as well as their respective realizations in ASIC. The proposed designs are capable of operating in 84 combinations of code rate and word size, according to the IEEE 802.22 Wireless Regional Area Network (WRAN) standard, aiming low power and small area. Although the proposed architectures are primarily designed for the mentioned standard, they can be easily adapted to other wireless broadband standards.
Keywords :
"Registers","Inverters","Standards","Parity check codes","Coprocessors"
Publisher :
ieee
Conference_Titel :
Power and Timing Modeling, Optimization and Simulation (PATMOS), 2015 25th International Workshop on
Type :
conf
DOI :
10.1109/PATMOS.2015.7347589
Filename :
7347589
Link To Document :
بازگشت