DocumentCode :
3705930
Title :
HLS based design of a mixed architecture for H.264/AVC CAVLD
Author :
Taheni Damak;S?bastien Bilavarn;Nouri Masmoudi
Author_Institution :
National Engineering School of Sfax, BP W 3038 Sfax Tunisia, University of Sfax
fYear :
2015
fDate :
3/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
4
Abstract :
Mixed Hardware/Software architectures are often attractive solutions for Embedded System especially for real time applications. However, when the complexity of hardware functions grows, hand coding at Register-Transfer Level (RTL), which is already low and error prone, adds debugging and verification overheads that impact severely the time and costs of development. Therefore, High Level Synthesis (HLS) brings a solution to decrease the design time of dedicated hardware and keep the high abstraction level of software development. In this context we propose a HLS based design flow for Hardware/Software architecture on top of Catapult C Synthesis. We illustrate the effectiveness of this approach on the practical implementation example of a full H264/AVC video compression decoder. The hardware accelerator is the CAVLD module that takes 14% from the decoder execution time. Three architectures are presented for this module. The best one offers 85% of gain compared to software execution. The proposed architectures are implemented on a Xilinx FPGA-embedded systems prototyping board considering the PowerPC processor and a PLB bus for data communications with the CAVLC accelerator.
Keywords :
"Computer architecture","Decoding","Hardware","Software","Encoding","Field programmable gate arrays","Graphics"
Publisher :
ieee
Conference_Titel :
Systems, Signals & Devices (SSD), 2015 12th International Multi-Conference on
Type :
conf
DOI :
10.1109/SSD.2015.7348095
Filename :
7348095
Link To Document :
بازگشت