DocumentCode :
3705940
Title :
Efficient FPGA hardware implementation of secure hash function SHA-256/Blake-256
Author :
Fatma Kahri;Hassen Mestiri;Belgacem Bouallegue;Mohsen Machhout
Author_Institution :
Electronics and Micro-Electronics Laboratory (E. ?. E. L), Faculty of Sciences of Monastir, Tunisia
fYear :
2015
fDate :
3/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
5
Abstract :
Since the beginning of study of the Secure Hash function (SHA), it has been thoroughly studied by designers with the goal of reducing the area, frequency, and throughput of the hardware implementation of this cryptosystem. The Secure Hash function algorithm has become the default choice for security services in numerous applications. In this paper, we proposed a new design for the SHA-256 and Blake-256 functions. Moreover, the proposed design has been implemented on Xilinx Virtex-5 FPGA. Its area, frequency and throughput have been compared and it is shown that the proposed design achieve good performance in term of area, frequency and throughput.
Keywords :
"Yttrium","Decision support systems","Throughput","Clocks"
Publisher :
ieee
Conference_Titel :
Systems, Signals & Devices (SSD), 2015 12th International Multi-Conference on
Type :
conf
DOI :
10.1109/SSD.2015.7348105
Filename :
7348105
Link To Document :
بازگشت