DocumentCode :
3706548
Title :
Cache Coherence Protocol and Memory Performance of the Intel Haswell-EP Architecture
Author :
Daniel Molka;Daniel Hackenberg; Schöne;Wolfgang E. Nagel
Author_Institution :
Center for Inf. Services &
fYear :
2015
Firstpage :
739
Lastpage :
748
Abstract :
A major challenge in the design of contemporary microprocessors is the increasing number of cores in conjunction with the persevering need for cache coherence. To achieve this, the memory subsystem steadily gains complexity that has evolved to levels beyond comprehension of most application performance analysts. The Intel Has well-EP architecture is such an example. It includes considerable advancements regarding memory hierarchy, on-chip communication, and cache coherence mechanisms compared to the previous generation. We have developed sophisticated benchmarks that allow us to perform in-depth investigations with full memory location and coherence state control. Using these benchmarks we investigate performance data and architectural properties of the Has well-EP micro-architecture, including important memory latency and bandwidth characteristics as well as the cost of core-to-core transfers. This allows us to further the understanding of such complex designs by documenting implementation details the are either not publicly available at all, or only indirectly documented through patents.
Keywords :
"Peer-to-peer computing","Protocols","Coherence","Sockets","Benchmark testing","Bidirectional control","Bridges"
Publisher :
ieee
Conference_Titel :
Parallel Processing (ICPP), 2015 44th International Conference on
ISSN :
0190-3918
Type :
conf
DOI :
10.1109/ICPP.2015.83
Filename :
7349629
Link To Document :
بازگشت