• DocumentCode
    3708534
  • Title

    Power-delay analysis of an ABACUS parallel integer multiplier VLSI implementation

  • Author

    Furkan Ercan;Ali Muhtaro?lu

  • Author_Institution
    Sustainable Environment and Energy Systems, Middle East Technical University Northern Cyprus Campus, Kalkanl?, G?zelyurt, Mersin 10 Turkey
  • fYear
    2015
  • fDate
    3/1/2015 12:00:00 AM
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    ABACUS parallel architecture was previously proposed as an alternate integer multiplication approach with column compression and parallel carry futures. This paper presents a VLSI implementation for ABACUS and benchmarks it against the conventional Wallace Tree Multiplier (WTM). Simulations are conducted with UMC180nm technology in Cadence environment. Although WTM implementation results in 26.6% fewer devices, ABACUS implementation has 8.6% less power dissipation with matched delay performance, due to 27.8% lower average activity.
  • Keywords
    "Delays","Adders","Computer architecture","Power dissipation","Power demand","Propagation delay","Radiation detectors"
  • Publisher
    ieee
  • Conference_Titel
    Energy Aware Computing Systems & Applications (ICEAC), 2015 International Conference on
  • Type

    conf

  • DOI
    10.1109/ICEAC.2015.7352167
  • Filename
    7352167