DocumentCode :
3708544
Title :
TDC SAR algorithm with continuous disassembly (SAR-CD) for time-based ADCs
Author :
Karim O. Ragab;Hassan Mostafa;Ahmed Eladawy
Author_Institution :
Electronics and Communications Engineering Department, Cairo University, Giza 12613, Egypt
fYear :
2015
fDate :
3/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
4
Abstract :
This paper introduces a new algorithm and circuit design of Time-to-Digital Converter(TDC) with modified Successive Approximation Register(SAR) algorithm. This design enables continuous pulse disassemble. The input pulse is absolutely compared to pulses of widths proportional to Vfs/2, Vfs/4..Vfs/N, and each bit is evaluated independent of the previous bit result. Then bits correction is applied after the sample evaluation. A 4bit case study circuit is realized using TSMC CMOS 65nm design technology. The design demonstrated 3.67 Effective Number Of Bits (ENOB) for a sampling frequency of 666 MS\s.
Keywords :
"Delays","Logic gates","Algorithm design and analysis","Pulse generation","Clocks","Circuit synthesis","Computer architecture"
Publisher :
ieee
Conference_Titel :
Energy Aware Computing Systems & Applications (ICEAC), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICEAC.2015.7352197
Filename :
7352197
Link To Document :
بازگشت