DocumentCode :
3708557
Title :
Area efficient test circuit for library standard cell qualification
Author :
Jaafar K. Al-Frajat;Wameedh Nazar Flayyih;Roslina Binti Mohd Sidek;Khairulmizam Samsudin;Fakhrul Zaman Rokhani
Author_Institution :
Dept. of Comput. &
fYear :
2015
fDate :
3/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
4
Abstract :
High cost of qualifying library standard cells on silicon wafer limits the number of test circuits on the test chip. This paper proposes a technique to share common load circuits among test circuits to reduce the silicon area. By enabling the load sharing, number of transistors for the common load can be reduced significantly. Results show up to 80% reduction in silicon area due to load area reduction.
Keywords :
"Delays","Computer architecture","Libraries","Microprocessors","Standards","Silicon","Integrated circuit modeling"
Publisher :
ieee
Conference_Titel :
Energy Aware Computing Systems & Applications (ICEAC), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICEAC.2015.7352210
Filename :
7352210
Link To Document :
بازگشت