DocumentCode :
3710632
Title :
Modeling of 14 nm gate length n-Type MOSFET
Author :
Z. A. Noor Faizah;I. Ahmad;P. J. Ker;P. S. Akmaa Roslan;A. H. Afifah Maheran
Author_Institution :
Centre for Micro and Nano Engineering (CeMNE) Universiti Tenaga Nasional (UNITEN) 43009 Kajang, Selangor, Malaysia
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Metal-Oxide-Semiconductor Field Effect Transistors MOSFETs (MOSFETs) transistor have been scaled tremendously through Moore´s Law since 1974 in order to compact transistors in a single chip. Thus, a proper scaling technique is compulsory to minimize the short channel effect (SCE) problems. In this paper, the virtual fabricated design and device´s characterization of 14 nm HfO2/WSi2 n-type MOSFET device is presented. The device is scaled based on previous research on 32 nm transistors. The virtual fabrication and simulation of n-type MOSFETs are implemented using Virtual Wafer Fabrication (VWF) Silvaco TCAD Tools named ATHENA and ATLAS. From the simulation, result shows that the optimal value of threshold voltage (VTH), drive current (ION) and leakage current (IOFF) are 0.232291 V, 78.922×10-6 A/um and 77.11×10-9 A/um respectively. These simulation results are believed to be able to create a touchstone towards the optimization and fabrication of 14 nm device´s gate length utilizing High-K/Metal Gate n-type MOSFET in impending work.
Keywords :
"Logic gates","MOSFET","Leakage currents","Metals","Silicides","Doping"
Publisher :
ieee
Conference_Titel :
Micro and Nanoelectronics (RSM), 2015 IEEE Regional Symposium on
Type :
conf
DOI :
10.1109/RSM.2015.7354988
Filename :
7354988
Link To Document :
بازگشت