DocumentCode :
3710845
Title :
On using Schmitt trigger for digital logic
Author :
Valeriu Beiu;Mihai Tache
Author_Institution :
?Aurel Vlaicu? University of Arad, B-dul Revolu?iei nr. 77, 310130, Romania
fYear :
2015
Firstpage :
197
Lastpage :
200
Abstract :
This paper looks at a classical CMOS NOR-2 gate as well as Schmitt trigger (ST) versions, when the transistors are sized conventionally and unconventionally. ST gates exhibit positive feedback leading to better static noise margins (SNMs), hence less sensitive to noises (i.e., more reliable). The ST concept has lately been used for SRAM cells, with a few papers targeting digital logic. Here we explore the whole voltage and performance range, characterizing SNM, power, delay, and power-delay-product of ST NOR-2 gates, with the aim of getting a better understanding of their advantages for digital logic.
Keywords :
"Logic gates","Optimized production technology","CMOS integrated circuits","Transistors","Delays","Integrated circuit reliability"
Publisher :
ieee
Conference_Titel :
Semiconductor Conference (CAS), 2015 International
ISSN :
1545-827X
Print_ISBN :
978-1-4799-8862-4
Type :
conf
DOI :
10.1109/SMICND.2015.7355206
Filename :
7355206
Link To Document :
بازگشت