DocumentCode :
3712603
Title :
Electrical interconnect test method of 3D ICs without boundary scan flip flops
Author :
Masaki Hashizume;Shoichi Umezu;Yuki Ikiri;Fara Ashikin Binti Ali;Hiroyuki Yotsuyanagi; Shyue-Kung Lu
Author_Institution :
Institute of Technology and Science, Tokushima Univ., 770-8506, Japan
fYear :
2015
Firstpage :
140
Lastpage :
143
Abstract :
An electrical interconnect test method and a testable design method are proposed of a 3D stacked ICs made of dies in which boundary scan flip flops are not embedded in this paper. Open defects occurring at interconnects between dies designed by the testable design method are detected by the test method. In order to examine feasibility of the electrical tests, a PCB circuit is tested by the test method made of a prototype IC designed by the testable design method. The experimental results show that a hard open defect and a resistive open one are able to be detected by the test method at a test speed of 500 kHz.
Keywords :
"Integrated circuit interconnections","Three-dimensional displays","Switching circuits","Control systems","MOS devices","Resistors"
Publisher :
ieee
Conference_Titel :
CPMT Symposium Japan (ICSJ), 2015 IEEE
Print_ISBN :
978-1-4799-8814-3
Type :
conf
DOI :
10.1109/ICSJ.2015.7357381
Filename :
7357381
Link To Document :
بازگشت