DocumentCode :
3713278
Title :
ESD test at component level
Author :
Lars Glaesser;Sven Koenig
Author_Institution :
Development, Langer EMV-Technik GmbH, Bannewitz, Germany
fYear :
2015
Firstpage :
152
Lastpage :
156
Abstract :
Apart from ESD tests at system level, e.g. according to IEC 61000-4-2, the investigation of the EMC immunity of individual ICs is becoming increasingly important: an ESD sensitive IC could cause problems in subsequent system level tests when in use. Knowing in advance what to expect from an IC can help save time and money in the design process. An appropriate component level test bench is therefore required. Using standard ESD generators (system level test methods) for component level tests can lead to unexpected results. This paper describes problems that can arise when using standard ESD generators in a customised test set-up whereby a microcontroller is used as a DUT (the tested IC) for demonstration purposes.
Keywords :
"Electrostatic discharges","Generators","Integrated circuits","Standards","Electromagnetic compatibility","Monitoring","Pins"
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility of Integrated Circuits (EMC Compo), 2015 10th International Workshop on the
Type :
conf
DOI :
10.1109/EMCCompo.2015.7358348
Filename :
7358348
Link To Document :
بازگشت