DocumentCode :
3714929
Title :
A new LDPC decoder hardware implementation with improved error rates
Author :
P. Schl?fer;S. Scholl;E. Leonardi;N. Wehn
Author_Institution :
Microelectronic Systems Design Research Group, University of Kaiserslautern, Germany
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
LDPC codes are commonly decoded by conventional belief propagation algorithms like the min-sum algorithm. However especially for small block lengths belief propagation performs poorly in comparison to maximum likelihood decoding. In this paper we propose a new decoding algorithm, that is inspired by augmented belief propagation from literature and present hardware architectures and implementations for 28nm ASIC technology. The new decoder has a much higher complexity, but provides a gain of up to 1.2 dB signal-to-noise ratio compared to conventional belief propagation decoding.
Keywords :
"Parity check codes","Hardware","Random access memory","Maximum likelihood decoding","Reliability","Computer architecture"
Publisher :
ieee
Conference_Titel :
Applied Electrical Engineering and Computing Technologies (AEECT), 2015 IEEE Jordan Conference on
Print_ISBN :
978-1-4799-7442-9
Type :
conf
DOI :
10.1109/AEECT.2015.7360541
Filename :
7360541
Link To Document :
بازگشت