DocumentCode :
3715485
Title :
Impacts on the anti-ESD/ anti-LU immunities by the drain-side superjunction structure of HV/ LV nMOSFETs
Author :
Shen-Li Chen; Shawn Chang; Yu-Ting Huang; Chih-Ying Yen; Kuei-Jyun Chen; Yi-Cih Wu; Jia-Ming Lin; Chih-Hung Yang
Author_Institution :
Dept. of Electronic Engineering, National United University, Miali City, Taiwan
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
Experimental comparisons between the reference pure sample and composite devices with a super-junction (SJ) structure in the drain-side of low-voltage and high-voltage MOSFETs are investigated in this paper. From testing results, the drain-side engineering of super-junction methodology has negative (positive) impacts on the anti-ESD capability in the LV nMOSFET (HV nLDMOS) devices. Then as a result, the layout type of nMOSFET-SJ (nLDMOS-SJ) has a lower (higher) It2 and Vh values. Eventually, it can be summarized that this drain-side SJ structure of MOSFET device is a bad (good) choice for the anti-ESD/ anti-LU robustness improvements for the LV (HV) process.
Keywords :
"MOSFET","MOSFET circuits","Layout","Electrostatic discharges","Fingers","Implants","Robustness"
Publisher :
ieee
Conference_Titel :
Future Energy Electronics Conference (IFEEC), 2015 IEEE 2nd International
Print_ISBN :
978-1-4799-7655-3
Type :
conf
DOI :
10.1109/IFEEC.2015.7361454
Filename :
7361454
Link To Document :
بازگشت