• DocumentCode
    3716100
  • Title

    FPGA implementation of a MIMO DFE IN 40 GB/S DQPSK optical links

  • Author

    A. Emeretlis;V. Kefelouras;G. Theodoridis;M. Nanou;C. Politi;K. Georgoulakis;G. Glentis

  • Author_Institution
    University of Patras Dept. of Electrical and Computer Eng. Patras, Greece
  • fYear
    2015
  • Firstpage
    1581
  • Lastpage
    1585
  • Abstract
    In this paper, an FPGA implementation of a Multi Input Multi Output (MIMO) Decision Feedback equalizer (DFE) is proposed, for the electronic compensation of the impairments in 40Gb/s Intensity Modulated Direct Detection (IM/DD) optical communication links employing NRZ DQPSK signaling. The proposed equalizer is used for the electronic compensation the residual Chromatic Dispersion (CD) along the installed optically compensated optical paths. The required processing rate is achieved by applying intensive pipelining and parallelism in the original architecture of the equalizer. At the given processing rate, a 8-input 2-output DFE involving three taps feedforward filtering and two taps backward filtering is implemented on a single, cutting edge technology, Xilinx FPGA device.
  • Keywords
    "Optical fiber communication","Optical signal processing","Optical receivers","Decision feedback equalizers","Optical fibers","Optical transmitters"
  • Publisher
    ieee
  • Conference_Titel
    Signal Processing Conference (EUSIPCO), 2015 23rd European
  • Electronic_ISBN
    2076-1465
  • Type

    conf

  • DOI
    10.1109/EUSIPCO.2015.7362650
  • Filename
    7362650